# **ARM Counter and Timer**

# System Clock Configuration SYSCLK (Lab5.1)

## 6.4.3 Clock configuration register (RCC\_CFGR) 選擇clk 來源

Address offset: 0x08

Reset value: 0x0000 0000

Access:  $0 \le \text{wait state} \le 2$ , word, half-word and byte access

1 or 2 wait states inserted only if the access occurs during clock source switch.

From 0 to 15 wait states inserted if the access occurs when the APB or AHB prescalers values update is on going.

| 31           | 30   | 29         | 28   | 27   | 26             | 25      | 24  | 23   | 22   | 21    | 20   | 19   | 18     | 17   | 16    |
|--------------|------|------------|------|------|----------------|---------|-----|------|------|-------|------|------|--------|------|-------|
| Res.         | M    | COPRE[2    | 2:0] | Res. | M              | COSEL[2 | :0] | Res. | Res. | Res.  | Res. | Res. | Res.   | Res. | Res.  |
|              | rw   | rw         | rw   |      | rw             | rw      | rw  |      |      |       |      |      |        |      |       |
| 15           | 14   | 13         | 12   | 11   | 10             | 9       | 8   | 7    | 6    | 5     | 4    | 3    | 2      | _1_  | _ 0   |
| STOP<br>WUCK | Res. | PPRE2[2:0] |      |      | :0] PPRE1[2:0] |         |     |      | HPRE | [3:0] |      | SWS  | 6[1:0] | SW   | [1:0] |
| rw           |      | rw         | rw   | rw   | rw             | rw      | rw  | rw   | rw   | rw    | rw   | г    | r      | rw   | rw    |

Bits 1:0 SW[1:0]: System clock switch

Set and cleared by software to select system clock source (SYSCLK).

Configured by HW to force MSI oscillator selection when exiting Standby or Shutdown mode. Configured by HW to force MSI or HSI16 oscillator selection when exiting Stop mode or in case of failure of the HSE oscillator, depending on STOPWUCK value.

00: MSI selected as system clock 01: HSI16 selected as system clock 10: HSE selected as system clock 11: PLL selected as system clock

### 6.4.1 Clock control register (RCC\_CR)

控制clock 開關

Address offset: 0x00

Reset value: 0x0000 0063. HSEBYP is not affected by reset.

Access: no wait state, word, half-word and byte access

| 31   | 30   | 29                 | 28                | 27                 | 26                | 25           | 24    | 23            | 22   | 21   | 20   | 19           | 18           | 17         | 16        |
|------|------|--------------------|-------------------|--------------------|-------------------|--------------|-------|---------------|------|------|------|--------------|--------------|------------|-----------|
| Res. | Res. | PLL<br>SAI2<br>RDY | PLL<br>SAI2<br>ON | PLL<br>SAI1<br>RDY | PLL<br>SAI1<br>ON | PLL<br>RDY   | PLLON | Res.          | Res. | Res. | Res. | CSS<br>ON    | HSE<br>BYP   | HSE<br>RDY | HSE<br>ON |
|      |      | r                  | rw                | r                  | rw                | г            | rw    |               |      |      |      | rs           | rw           | r          | rw        |
| 15   | 14   | 13                 | 12                | 11                 | 10                | 9            | 8     | 7             | 6    | 5    | 4    | 3            | 2            | 1          | 0         |
| Res. | Res. | Res.               | Res.              | HSI<br>ASFS        | HSI<br>RDY        | HSI<br>KERON | HSION | MSIRANGE[3:0] |      |      |      | MSI<br>RGSEL | MSI<br>PLLEN | MSI<br>RDY | MSION     |
|      |      |                    |                   | rw                 | Г                 | rw           | rw    | rw            | rw   | rw   | rw   | rs           | rw           | r          | rw        |

#### Bit 24 PLLON: Main PLL enable

Set and cleared by software to enable the main PLL.

Cleared by hardware when entering Stop, Standby or Shutdown mode. This bit cannot be reset if the PLL clock is used as the system clock.

0: PLL OFF 1: PLL ON

RCC\_CR 第24bit是PLLON

## RCC\_PLLCFGR

## 6.4.4 PLL configuration register (RCC\_PLLCFGR) 除頻

Address offset: 0x0C

Reset value: 0x0000 1000

Access: no wait state, word, half-word and byte access

This register is used to configure the PLL clock outputs according to the formulas:

f(VCO clock) = f(PLL clock input) × (PLLN / PLLM)

• f(PLL\_P) = f(VCO clock) / PLLP

• f(PLL\_Q) = f(VCO clock) / PLLQ

f(PLL\_R) = f(VCO clock) / PLLR

RCC\_PLLCFGR第0,1 bit是PLLSRC

PLLM要shift 4

PLLN要shift 8

PLLR要shift 25

PLLREN要shift 24



#### Bits 1:0 PLLSRC: Main PLL, PLLSAI1 and PLLSAI2 entry clock source

Set and cleared by software to select PLL, PLLSAI1 and PLLSAI2 clock source. These bits can be written only when PLL, PLLSAI1 and PLLSAI2 are disabled.

In order to save power, when no PLL is used, the value of PLLSRC should be 00.

00: No clock sent to PLL, PLLSAI1 and PLLSAI2

01: MSI clock selected as PLL, PLLSAI1 and PLLSAI2 clock entry

10: HSI16 clock selected as PLL, PLLSAI1 and PLLSAI2 clock entry

11: HSE clock selected as PLL, PLLSAI1 and PLLSAI2 clock entry

RCC\_CR 第0,1 bit是PLLSRC 01:把MSI clock當作input拉到PLL去除頻

#### Bit 24 PLLREN: Main PLL PLLCLK output enable

Set and reset by software to enable the PLLCLK output of the main PLL (used as system clock).

This bit cannot be written when PLLCLK output of the PLL is used as System Clock. In order to save power, when the PLLCLK output of the PLL is not used, the value of PLLREN should be 0.

0: PLLCLK output disable 1: PLLCLK output enable

 $1 \text{ shift } 24 = 0 \times 01000000$ 



M值控制

Set and cleared by software to divide the PLL, PLLSAI1 and PLLSAI2 input clock before the VCO. These bits can be written only when all PLLs are disabled.

VCO input frequency = PLL input clock frequency / PLLM with 1 <= PLLM <= 8

000: PLLM = 1

001: PLLM = 2

010: PLLM = 3

011: PLLM = 4

(M+1)100: PLLM = 5

101: PLLM = 6

110: PLLM = 7

111: PLLM = 8

#### Bits 26:25 PLLR[1:0]: Main PLL division factor for PLLCLK (system clock)



Set and cleared by software to control the frequency of the main PLL output clock PLLCLK.

This output can be selected as system clock. These bits can be written only if PLL is disabled.

PLLCLK output clock frequency = VCO frequency / PLLR with PLLR = 2, 4, 6, or 8

00: PLLR = 2

01: PLLR = 4

2 X (R+1)

10: PLLR = 6 11: PLLR = 8

#### Bits 14:8 PLLN[6:0]: Main PLL multiplication factor for VCO



Set and cleared by software to control the multiplication factor of the VCO. These bits can be written only when the PLL is disabled.

VCO output frequency = VCO input frequency x PLLN with 8 =< PLLN =< 86

0000000: PLLN = 0 wrong configuration

0000001: PLLN = 1 wrong configuration

...

0000111: PLLN = 7 wrong configuration

0001000: PLLN = 8

0001001: PLLN = 9

...

1010101: PLLN = 85

1010110: PLLN = 86

1010111: PLLN = 87 wrong configuration

...

1111111: PLLN = 127 wrong configuration

N

## Default LED2

- User LD2: the green LED is a user LED connected to Arduino signal D13 corresponding to MCU I/O PA5 (pin 21) or PB13 (pin 34) depending on the STM32 target. Refer to Table 10 to Table 21 when:
  - the I/O is HIGH value, the LED is on
  - the I/O is LOW, the LED is off.

## **Push buttons**

- B1 USER: the user button is connected to the I/O PC13 (pin 2) of the STM32 microcontroller.
- **B2 RESET**: this push button is connected to NRST, and is used to RESET the STM32 microcontroller.
- Note: The blue and black plastic hats that are placed on the push buttons can be removed if necessary, for example when a shield or when an application board is plugged on top of the Nucleo board. This will avoid pressure on the buttons and consequently a possible permanent target MCU RESET.

STM32 Nucleo-64 boards P22

FPU\_init()

# Coprocessor access control register (CPACR) for FPU\_init()

#### 4.6.1 Coprocessor access control register (CPACR)

Address offset (from SCB): 0x88

Reset value: 0x0000000

Required privilege: Privileged

The CPACR register specifies the access privileges for coprocessors.



Bits 31:24 Reserved. Read as Zero, Write Ignore.

Bits 23:20 CPn: [2n+1:2n] for n values 10 and 11. Access privileges for coprocessor n. The possible values of each field are:

0b00: Access denied. Any attempted access generates a NOCP UsageFault.

0b01: Privileged access only. An unprivileged access generates a NOCP fault.

0b10: Reserved. The result of any access is Unpredictable.

0b11: Full access.

Bits 19:0 Reserved. Read as Zero, Write Ignore.

 System control block (SCB) - The System control block (SCB) provides system implementation information, and system control. This includes configuration, control, and reporting of the system exceptions. P220

# Timer (Lab5.2)





- Count-up mode overflow if TIMx\_CNT reaches TIMx\_ARR
  - On "overflow event", **UIF** flag is set and TIMx\_CNT resets to 0.
  - If **UIE** = 1 (update interrupt enabled), interrupt signal is sent to NVIC
- TIMx\_PSC prescale value multiplies input clock period (1/ Fclk) to produce counter clock period: Tcnt = 1/Fcnt = (PSC+1)×(1/Fclk)
- Periodic time interval is the ARR (Auto-Reload Register) value times counter clock period:  $Tout = (ARR+1) \times Tcnt = (ARR+1) \times (PSC+1) \times (1/Fclk)$

**Example:** For 1 second time period, given Fclk = 16MHz:

Tout =  $(10000 \times 1600) \div 16000000 = 1 \text{ second}$ Set ARR = 9999 and PSC = 1599 (other combinations can also be used)

Figure 249. General-purpose timer block diagram



# APB1 peripheral clock enable register 1 (RCC\_APB1ENR1)

6.4.19 APB1 peripheral clock enable register 1 (RCC APB1ENR1)

Address: 0x58

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access

Note: When the peripheral clock is not active, the peripheral registers read or write access is not

supported.

| 31           | 30          | 29         | 28        | 27         | 26   | 25         | 24   | 23         | 22         | 21         | 20          | 19          | 18           | 17           | 16         |
|--------------|-------------|------------|-----------|------------|------|------------|------|------------|------------|------------|-------------|-------------|--------------|--------------|------------|
| LPTIM1<br>EN | OPAMP<br>EN | DAC1<br>EN | PWR<br>EN | Res.       | Res. | CAN1<br>EN | Res. | I2C3<br>EN | I2C2<br>EN | I2C1<br>EN | UART5<br>EN | UART4<br>EN | USART3<br>EN | USART2<br>EN | Res.       |
| rw           | rw          | rw         | rw        |            |      | rw         |      | rw         | rw         | rw         | rw          | rw          | rw           | rw           |            |
| 15           | 14          | 13         | 12        | 11         | 10   | 9          | 8    | 7          | 6          | 5          | 4           | 3           | 2            | 1            | 0          |
| SPI3<br>EN   | SPI2<br>EN  | Res.       | Res.      | WWD<br>GEN | Res. | LCD<br>EN  | Res. | Res.       | Res.       | TIM7<br>EN | TIM6EN      | TIM5EN      | TIM4EN       | TIM3EN       | TIM2<br>EN |
| rw           | rw          |            |           | rs         |      | rw         |      |            |            | rw         | rw          | rw          | rw           | rw           | rw         |

Bit 1 TIM3EN: TIM3 timer clock enable

Set and cleared by software.

0: TIM3 clock disabled 1: TIM3 clock enabled

Bit 0 TIM2EN: TIM2 timer clock enable

Set and cleared by software.

0: TIM2 clock disabled

1: TIM2 clock enabled

## TIMx Control Register

## • P904

#### 29.4.1 TIM6/TIM7 control register 1 (TIMx\_CR1)

Address offset: 0x00

Reset value: 0x0000

| 15  | 14  | 13  | 12  | 11                | 10  | 9   | 8   | 7    | 6   | 5   | 4   | 3   | 2   | 1    | 0   |
|-----|-----|-----|-----|-------------------|-----|-----|-----|------|-----|-----|-----|-----|-----|------|-----|
| Res | Res | Res | Res | UIF<br>RE-<br>MAP | Res | Res | Res | ARPE | Res | Res | Res | ОРМ | URS | UDIS | CEN |
|     |     |     |     | rw                |     |     |     | rw   |     |     |     | rw  | rw  | rw   | rw  |

Bits 15:12 Reserved, must be kept at reset value.

Bit 11 UIFREMAP: UIF status bit remapping

No remapping. UIF status bit is not copied to TIMx\_CNT register bit 31.

1: Remapping enabled. UIF status bit is copied to TIMx\_CNT register bit 31.

Bits 10:8 Reserved, must be kept at reset value.

Bit 0 CEN: Counter enable

0: Counter disabled1: Counter enabled

Note: Gated mode can work only if the CEN bit has been previously set by software. However trigger mode can set the CEN bit automatically by hardware.

CEN is cleared automatically in one-pulse mode, when an update event occurs.

## Timer/Clock Enable

```
helper_functions.c
                                         led_button.c

    stm32l476xx.h 
    □ startup_stm32.s

main.c
          la timer.c
11187 #define RCC AHB3ENR QSPIEN
                                                    RCC AHB3ENR OSPIEN Msk
11188
11189 /************
                              Bit definition for RCC APB1ENR1 register **********/
                                                    (0U)
11190 #define RCC APB1ENR1 TIM2EN Pos
11191 #define RCC APB1ENR1 TIM2EN Msk
                                                    (0x1U << RCC APB1ENR1 TIM2EN Pos) /*!< 0x000000001 */
11192 #define RCC APB1ENR1 TIM2EN
                                                    RCC APB1ENR1 TIM2EN Msk
11193 #define RCC APB1ENR1 TIM3EN Pos
                                                    (10)
11194 #define RCC APB1ENR1 TIM3EN Msk
                                                    (0x1U << RCC APB1ENR1 TIM3EN Pos) /*!< 0x000000002 */
11195 #define RCC APB1ENR1 TIM3EN
                                                    RCC APB1ENR1 TIM3EN Msk
la main.c
          c timer.c
                    le helper_functions.c
                                       led_button.c
                                                      In stm32l476xx.h ⋈
       /**********
                            Bit definition for TIM CR1 register
13949 #define TIM CR1 CEN Pos
                                        (0U)
13950 #define TIM_CR1_CEN_Msk
                                        (0x1U << TIM CR1 CEN Pos)
                                                                                    /*!< 0x00000001 */
                                        TIM CR1 CEN Msk
                                                                                    /*!<Counter enable */
13951 #define TIM CR1 CEN
```

- Counter Register (TIMx\_CNT)
- Prescaler Register (TIMx\_PSC)
- Auto-Reload Register (TIMx\_ARR)

## TIMx\_CNT

### P834, counter

### 26.4.10 TIM1/TIM8 counter (TIMx\_CNT)

Address offset: 0x24

Reset value: 0x0000 0000

| 31         | 30        | 29   | 28   | 27   | 26   | 25   | 24   | 23    | 22   | 21   | 20   | 19   | 18   | 17   | 16   |
|------------|-----------|------|------|------|------|------|------|-------|------|------|------|------|------|------|------|
| UIF<br>CPY | Res.      | Res. | Res. | Res. | Res. | Res. | Res. | Re s. | Res. |
| r          |           |      |      |      |      |      |      |       |      |      |      |      |      |      |      |
| 15         | 14        | 13   | 12   | 11   | 10   | 9    | 8    | 7     | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|            | CNT[15:0] |      |      |      |      |      |      |       |      |      |      |      |      |      |      |
| rw         | rw        | rw   | rw   | rw   | rw   | rw   | rw   | rw    | rw   | rw   | rw   | rw   | rw   | rw   | rw   |

#### Bit 31 **UIFCPY**: UIF copy

This bit is a read-only copy of the UIF bit of the TIMx\_ISR register. If the UIFREMAP bit in the TIMxCR1 is reset, bit 31 is reserved and read at 0.

Bits 30:16 Reserved, must be kept at reset value.

Bits 15:0 CNT[15:0]: Counter value

## TIMx\_PSC

## 除頻

### 26.4.11 TIM1/TIM8 prescaler (TIMx\_PSC)

Address offset: 0x28

Reset value: 0x0000

| 15        | 14 | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| PSC[15:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| rw        | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |

Bits 15:0 PSC[15:0]: Prescaler value

The counter clock frequency (CK\_CNT) is equal to  $f_{CK_PSC}$  / (PSC[15:0] + 1).

PSC contains the value to be loaded in the active prescaler register at each update event (including when the counter is cleared through UG bit of TIMx\_EGR register or through trigger controller when configured in "reset mode").

## TIMx\_ARR

### 計數到多少

#### 26.4.12 TIM1/TIM8 auto-reload register (TIMx\_ARR)

Address offset: 0x2C

Reset value: 0xFFFF

| 15 | 14        | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|-----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|    | ARR[15:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| rw | rw        | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |

Bits 15:0 ARR[15:0]: Prescaler value

ARR is the value to be loaded in the actual auto-reload register.

Refer to the Section 26.3.1: Time-base unit on page 755 for more details about ARR update and behavior.

The counter is blocked while the auto-reload value is null.

## TIMx\_EGR

### 27.4.6 TIMx event generation register (TIMx\_EGR)

Address offset: 0x14

Reset value: 0x0000

| 15   | . 14 | 13   | 12   | 11   | 10   | . 9  | . 8  | . 7  | . 6 | . 5  | . 4  | 3    | . 2  | . 1  | . 0 |
|------|------|------|------|------|------|------|------|------|-----|------|------|------|------|------|-----|
| Res. | TG  | Res. | CC4G | CC3G | CC2G | CC1G | UG  |
|      |      |      |      |      |      |      |      |      | W   |      | W    | W    | W    | W    | W   |

#### Bit 0 **UG**: Update generation

This bit can be set by software, it is automatically cleared by hardware.

0: No action

1: Re-initialize the counter and generates an update of the registers. Note that the prescaler counter is cleared too (anyway the prescaler ratio is not affected). The counter is cleared if the center-aligned mode is selected or if DIR=0 (upcounting), else it takes the auto-reload value (TIMx\_ARR) if DIR=1 (downcounting).

```
la timer.c
                      le helper_functions.c
                                          led button.c
                                                         In stm32l476xx.h ⋈
14183
        Lab7Timer/src/main.c
                              Bit definition for TIM_EGR register
14186 #define TIM_EGR_UG_Pos
                                           (0U)
                                                                                         /*!< 0x00000001 */
14187 #define TIM EGR UG Msk
                                          (0x1U << TIM EGR UG Pos)
                                                                                         /*!<Update Generation */
14188 #define TIM EGR UG
                                          TIM EGR UG Msk
```

## Music Keypad (Lab5.3)

表 6-10 音階頻率表(單位: Hz)

| 八度音 | DO   | DO#      | RE   | RE#  | MI   | FA   | FA#                    | so   | SO#  | LA   | LA#                 | SI   |
|-----|------|----------|------|------|------|------|------------------------|------|------|------|---------------------|------|
| 第0度 | 65   | 69       | 73   | 78   | 82   | 87   | 93                     | 98   | 104  | 110  | 116                 | 123  |
| 第1度 | 131  | 139      | 147  | 156  | 165  | 175  | 185                    | 196  | 208  | 220  | 233                 | 247  |
| 第2度 | -262 | <u> </u> | 294  | 311  | -330 | 349  | 370                    | 392  | -415 | -440 | -466-               | 494  |
| 第3度 | 523  | 554      | 587  | 622  | 659  | 698  | 740                    | 784  | 831  | 880  | 932                 | 988  |
| 第4度 | 1046 | 1109     | 1175 | 1245 | 1318 | I397 | <b>-148</b> 0 <b>-</b> | 1568 | I661 | I760 | <del>- 1865 -</del> | 1976 |
| 第5度 | 2093 | 2217     | 2349 | 2489 | 2637 | 2794 | 2960                   | 3136 | 3322 | 3520 | 3729                | 3951 |
| 第6度 | 4186 | 4435     | 4699 | 4978 | 5274 | 5587 | <b>5</b> 919           | 6271 | 6645 | 7040 | <b>745</b> 9        | 7902 |

# Lab 5. Clock and Timer 範例程式

Code provided by NCTU CS 謝明恩 吳赫倫 Slide made by NCTU ME 助教 林穎毅 20170418

# Lab5.1 Modify system initial clock(20%)

- 修改SYSCLK的clock source以及相關的
  prescaler使得CPU frequency(HCLK)為1MHz。
  觀察修改前後LED燈閃爍的頻率。
- 當使用者按下user button便依以下順序改變 CPU system clock(HCLK), 1MHz -> 6MHz -> 10MHz ->16MHz -> 40MHz ->1MHz ->...

# Lab5.1 Modify system initial clock(20%)

```
main.c
extern void GPIO init();
extern void delay 1s();
void SystemClock Config() {
   //TODO: Change the SYSCLK source and set the corresponding
Prescaler value.
int main(){
  SystemClock Config();
  GPIO init();
  while(1){
     if (user press button())
       //TODO: Update system clock rate
    GPIOA -> BSRR = (1 << 5);
    delay 1s();
    GPIOA -> BRR = (1 << 5);
    delay 1s();
```

# Lab5.1 Modify system initial clock(20%)

• Note: 有些CPU頻率設定須由PLLCLK內的倍頻器與除頻器達成,此時須將SYSCLK source改成PLLCLK並依以下流程設定RCC\_PLLCFGR register設定。

To modify the PLL configuration, proceed as follows:

- Disable the PLL by setting PLLON to 0 in Clock control register (RCC\_CR).
- Wait until PLLRDY is cleared. The PLL is now fully stopped.
- Change the desired parameter.
- 4. Enable the PLL again by setting PLLON to 1.
- Enable the desired PLL outputs by configuring PLLPEN, PLLQEN, PLLREN in PLL configuration register (RCC\_PLLCFGR).
- 其中PLL clock頻率計算為f(VCO clock) = f(PLL clock input) x (PLLN / PLLM)
- 最終可輸出給system clock頻率為f(PLL\_R) = f(VCO clock) / PLLR

## include header file

```
#include "stm321476xx.h"
#include "helper_functions.h"
#include "7seg.h"
#include "keypad.h"
#include "led_button.h"
#include "timer.h"
```

# 設定Pin角跟Timer

## 設定Pin角跟Timer

```
// Define pins for led (default use on-board led PA5)
#define LED_gpio GPIOA
#define LED_pin 5

// Define pins for button (default use on-board button PC13)
#define BUTTON_gpio GPIOC
#define BUTTON_pin 13

// Define Counter timer
#define COUNTER_timer TIM2
```

## main

```
if(init_led(LED_gpio, LED_pin) != 0){
    // Fail to init led
    return -1;
}
if(init_button(BUTTON_gpio, BUTTON_pin) != 0){
    // Fail to init button
    return -1;
}
int speed=0, trans[5]={1, 6, 10, 16, 40};
SystemClock_Config(trans[speed]);
初始化需要用到的pin角
初始化需要用到的pin角
②数定timer数的速度
```

## main

設定需要使用 的參數

// Used to implement negative edge trigger 0=not-presses 1=pressed

int debounce\_threshold = debounce\_cycles\*0.7;

int last\_button\_state=0;

```
// Used to indicate led state: un-lit(0) or lit(1)
int state=0;
// button_press_cycle_per_second (How many button press segments in a second)
int button_press_cycle_per_second = 10;
// Use to state how many cycles to check per button_press_cycle
int debounce_cycles = 100;
// Use to state the threshold when we consider a button press
```

```
while(1){
    for(int a=0;a<button_press_cycle_per_second;a++){</pre>
                                                           Check
        // Simple Debounce without interrupt
                                                           button
        int pos cnt=0;
        for(int a=0;a<debounce cycles;a++){</pre>
           // If button press add count
            if(read_gpio(BUTTON_gpio, BUTTON_pin)==0){
               pos_cnt++;
           delay_without_interrupt(1000/(button_press_cycle_per_second*debounce_cycles));
        // Check if need to change state
        if(pos cnt>debounce threshold){
                                                      用按鈕跟last button state判斷現在
           if(last button state==0){
                                                      要做哪個動作
               // Pressed button - Pos edge
               // Do nothing
           else{
               // Pressed button - Continued pressing
                // Do nothing
            last button state = 1;
```

```
else{
                  if(last_button_state==0){
main
                      // Released button - Not pressing
                         Do nothing
                  else{
                      // Released button - Neg edge
                      // Change speed and change system clock
                      speed = (speed+1)\%5;
                      SystemClock_Config(trans[speed]);
                  last_button_state = 0;
          if(state==1){
              reset_gpio(LED_gpio, LED_pin);
          else{
              set_gpio(LED_gpio, LED_pin);
          state = 1-state;
        while(1){}
        return 0;
```

0的情形



改變閃爍

## delay\_without\_interrupt

## FPU\_init

```
void FPU_init(){
    // Setup FPU
    SCB->CPACR |= (0xF << 20);
    __DSB();
    __ISB();
}</pre>
```

### init\_led

```
int init_led(GPIO TypeDef* gpio, int LED pin){
    // Enable AHB2 Clock
    if(gpio==GPIOA){
        RCC->AHB2ENR |= RCC_AHB2ENR_GPIOAEN;
    else if(gpio==GPIOB){
        RCC->AHB2ENR |= RCC_AHB2ENR_GPIOBEN;
    else{
        // Error! Add other cases to suit other GPIO pins
        return -1;
    // Set GPIO pins to output mode (01)
    // First Clear bits(&) then set bits(|)
    gpio->MODER &= ~(0b11 << (2*LED_pin));</pre>
    gpio->MODER |= (0b01 << (2*LED_pin));</pre>
    return 0;
```

### init\_button

```
int init_button(GPIO_TypeDef* gpio, int button_pin){
    // Enable AHB2 Clock
    if(gpio==GPIOC){
         RCC->AHB2ENR |= RCC_AHB2ENR_GPIOCEN;
    }
    else{
        // Error! Add other cases to suit other GPIO pins
         return -1;
    }
    // Set GPIO pins to input mode (00)
    // First Clear bits(&) then set bits(|)
    gpio->MODER \&= \sim(0b11 << (2*button pin));
    gpio->MODER |= (0b00 << (2*button_pin));</pre>
    return 0;
}
```

```
void SystemClock_Config(int speed){
   // system clock -> MSI
   RCC->CFGR &= ~RCC_CFGR_SW_Msk;
                                                       清零
                                      ~0x0000 0003
   RCC->CFGR |= RCC_CFGR_SW_MSI;
                                      0x0000 0000U
                                                       設定為00 (MSI clock)
   while(!(((RCC->CFGR & RCC_CFGR_SWS_Msk)>> RCC_CFGR_SWS_Pos) == 0));
   RCC->CR &= ~RCC CR PLLON;
                                // Disable PLL
   while((RCC->CR & RCC_CR_PLLRDY) != 0);  // Make sure PLL is ready (unlocked)
   // Set PLL to MSI
   RCC->PLLCFGR &= ~RCC_PLLCFGR_PLLSRC_Msk; ~OxOOOO 0003 清零
   RCC->PLLCFGR |= RCC_PLLCFGR_PLLSRC_MSI;
                                       0x0000 0001U 設定為01, RCC_PLLFGR
                                       第0,1 bit是PLLSRC, 01:把MSI clock當作
  ~0x0100 0000
                                       input拉到PLL去除頻
→ RCC CR 第24bit是PLLON 0 off 1on
   因為調整參數必須在PLL off的情形下
```

#### Address of CFGR & PLLON & PLLSRC

```
main.c
            h stm32l476xx.h \timer.c
                                           © 0x8001100
                                                           startup_stm32.s
 10635 /*!< SW configuration */
 10636 #define RCC CFGR SW Pos
                                                          (0U)
 10637 #define RCC CFGR SW Msk
                                                          (0x3U << RCC_CFGR_SW_Pos)
                                                                                                 /*!< 0x00000003 */
 10638 #define RCC CFGR SW
                                                          RCC CFGR SW Msk
                                                                                                 /*!< SW[1:0] bits (S)

    ★stm32l476xx.h 
    は timer.c

                                     © 0x8001100
                                                   startup_stm32.s
main.c
 10640 #define RCC CFGR SW 1
                                                  (0x2U << RCC CFGR SW Pos)
                                                                                    /*!< 0x000000002 */
 10641
                                                                        /*!< MSI oscillator selection as system clock */</pre>
 10642 #define RCC CFGR SW MSI
                                                  (0x00000000U)
          c timer.c
                     Ii stm32l476xx.h ⊠
main.c
 10563 #define RCC_CR_CSSON
                                                                                     /*!< HSE Clock Security System ena
                                                  RCC_CR_CSSON_Msk
 10564
 10565 #define RCC_CR_PLLON_Pos
                                                   (240)
                                                  (0x1U << RCC CR PLLON Pos)
 10566 #define RCC CR PLLON Msk
                                                                                     /*!< 0x01000000 */
10567 #define RCC CR PLLON
                                                  RCC CR PLLON Msk
                                                                                     /*!< System PLL clock enable */
10568 #define RCC CR PLLRDY Pos
                                                   (250)
10569 #define_RCC_CR_PLLRDY_Msk
                                                  (0x1U << RCC CR PLLRDY Pos)
                                                                                     /*!< 0x02000000 */
10570 #define RCC_CR_PLLRDY
                                                  RCC CR PLLRDY Msk
                                                                                     /*!< System PLL clock ready */
                    la main.c
          c timer.c
                            Bit definition for RCC PLLCFGR register
 10740 #define RCC_PLLCFGR_PLLSRC_Pos
                                                 (0U)
 10741 #define RCC PLLCFGR_PLLSRC_Msk
                                                  (0x3U << RCC PLLCFGR PLLSRC Pos) /*!< 0x000000003 */
 10742 #define RCC PLLCFGR PLLSRC
                                                 RCC PLLCFGR PLLSRC Msk
 10743
 10744 #define RCC PLLCFGR PLLSRC MSI Pos
                                                  (0U)
 10745 #define RCC PLLCFGR PLLSRC MSI Msk
                                                  (0x1U << RCC PLLCFGR PLLSRC MSI Pos) /*!< 0x000000001 */
                                                 RCC PLLCFGR PLLSRC MSI Msk /*!< MSI oscillator source clock select
 10746 #define RCC PLLCFGR PLLSRC MSI
```

```
int set_R=0, set_N=0, set_M=0;
// Change R N M 4*N/2*(R+1)*(M+1) 4 x N / (2(R+1)) x (M+1)
if(speed==40){
    set_R = 1;
    set_N = 40;
    set M = 0;
}
else if(speed==16){
    set R = 0;
    set N = 8;
    set M = 0;
}
else if(speed==10){
    set R =
    set N =
    set M =
}
else if(speed==6){
    set R =
    set N =
    set M =
}
```

```
else if(speed==1){//1 MHz
    set_R = 3;
    set_N = 8;
    set_M = 3;
}
else{
    // Default 4 MHz
    set_R = 3;
    set_N = 8;
    set_M = 0;
}
```

```
// Set PLLR
RCC->PLLCFGR &= ~RCC_PLLCFGR_PLLR_Msk;
RCC->PLLCFGR |= (set_R << RCC_PLLCFGR_PLLR_Pos);</pre>
                                                RCC_PLLCFGR第0,1 bit是PLLSRC
// Set PLLN
                                                PLLM要shift 4, 當N=0時 PLLM=1
RCC->PLLCFGR &= ~RCC_PLLCFGR_PLLN_Msk;
                                                PLLN要shift 8,當N=8時 PLLN=8
RCC->PLLCFGR |= (set_N << RCC_PLLCFGR_PLLN_Pos);</pre>
                                                PLLR要shift 25,當R=3時 PLLN=8
// Set PLLM
RCC->PLLCFGR &= ~RCC PLLCFGR PLLM Msk;
RCC->PLLCFGR |= (set M << RCC PLLCFGR PLLM Pos);</pre>
// Enable PLLR
RCC->PLLCFGR |= RCC_PLLCFGR_PLLREN;
                                                0x01000000
```

其中PLL clock頻率計算為f(VCO clock) = f(PLL clock input) 4MHz × (PLLN 8 / PLLM 1) = 32MHz 最終可輸出給system clock頻率為f(PLL\_R) = f(VCO clock) 32HMz / PLLR 8 = 4MHz

```
limer.c
main.c
                     In stm32l476xx.h ≅
 10753
                                                   (4U)
 10754 #define RCC PLLCFGR PLLM Pos
 10755 #define RCC PLLCFGR PLLM Msk
                                                   (Øx7U << RCC PLLCFGR PLLM Pos)
                                                                                     /*!< 0x00000070 */
                                                   RCC_PLLCFGR_PLLM Msk
 10756 #define RCC PLLCFGR PLLM
 10757 #define RCC PLLCFGR PLLM 0
                                                   (0x1U << RCC PLLCFGR PLLM Pos)
                                                                                      /*!< 0x00000010 */
 10758 #define RCC PLLCFGR PLLM 1
                                                   (0x2U << RCC PLLCFGR PLLM Pos)
                                                                                     /*!< 0x00000020 */
 10759 #define RCC PLLCFGR PLLM 2
                                                   (0x4U << RCC PLLCFGR PLLM Pos)
                                                                                      /*!< 0x00000040 */
 10760
                                                   (8U)
 10761 #define RCC PLLCFGR_PLLN_Pos
 10762 #define RCC PLLCFGR PLLN Msk
                                                   (0x7FU << RCC PLLCFGR PLLN Pos)
                                                                                      /*!< 0x00007F00 */
 10763 #define RCC PLLCFGR PLLN
                                                   RCC PLLCFGR PLLN Msk
 10764 #define RCC PLLCFGR PLLN 0
                                                   (0x01U << RCC PLLCFGR PLLN Pos)
                                                                                      /*!< 0x00000100 */
main.c
          le timer.c
                     l stm32l476xx.h ⊠
10786 #define RCC PLLCFGR PLLQ 1
                                                   (0x2U << RCC PLLCFGR PLLQ Pos)
                                                                                      /*!< 0x00400000 */
10787
10788 #define RCC PLLCFGR PLLREN Pos
                                                   (240)
                                                                                      /*!< 0x01000000 */
10789 #define RCC PLLCFGR PLLREN Msk
                                                   (0x1U << RCC PLLCFGR PLLREN Pos)
                                                   RCC_PLLCFGR PLLREN Msk
10790 #define RCC PLLCFGR PLLREN
                                                   (25U)
10791 #define RCC PLLCFGR PLLR Pos
10792 #define RCC PLLCFGR PLLR Msk
                                                   (Øx3U << RCC PLLCFGR PLLR Pos)
                                                                                      /*!< 0x06000000 */
10793 #define RCC PLLCFGR PLLR
                                                   RCC PLLCFGR PLLR Msk
10794 #define RCC PLLCFGR PLLR 0
                                                   (0x1U << RCC PLLCFGR PLLR Pos)
                                                                                      /*!< 0x02000000 */
10795 #define RCC PLLCFGR PLLR 1
                                                   (0x2U << RCC PLLCFGR PLLR Pos)
                                                                                      /*!< 0x04000000 */
                                 main.c
         limer.c
                   led button.c
                                               (0x2U << RCC PLLCFGR PLLQ Pos)
                                                                                /*!< 0x00400000 */
10786 #define RCC PLLCFGR PLLQ 1
 10787
10788 #define RCC PLLCFGR PLLREN Pos
                                                (240)
 10789 #define RCC_PLLCFGR_PLLREN_Msk___
                                                                                /*!< 0x01000000 */
                                               (0x1U << RCC_PLLCFGR_PLLREN_Pos)
10790 #define RCC PLLCFGR PLLREN
                                               RCC PLLCFGR PLLREN Msk
```

| i main.c | c timer.c    | 🚹 *stm32l476xx.h 🛭 |                                    |                                                             |
|----------|--------------|--------------------|------------------------------------|-------------------------------------------------------------|
| 10640    | #define RCC_ | _CFGR_SW_1         | (0x2U << RCC_CFGR_SW_Pos           | ) /*!< 0x00000002 */                                        |
| 10641    |              |                    |                                    |                                                             |
| 10642    | #define RCC  | _CFGR_SW_MSI       | (0x0000000U) /*!                   | < MSI oscillator selection as system clock */               |
| 10643    | #define RCC  | _CFGR_SW_HSI       | (0x0000001U) /                     | *!< HSI16 oscillator selection as system clock */           |
| 10644    | #define_RCC  | _CFGR_SW_HSE       | (0 <u>x</u> 0000 <u>0</u> 002U)/*! | <pre>&lt; HSE oscillator selection as system clock */</pre> |
| 10645    | #define RCC  | _CFGR_SW_PLL       | (0x00000003U) /                    | *!< PLL selection as system clock */                        |

# Lab5.2 Timer (30%)

- 完成以下的main.c中的Timer\_init()與Timer\_start(); 並使用STM32 timer實做一個計時器會從0上數(Upcounting) TIME\_SEC秒的時間。顯示到小數點以下第二位,結束時7-SEG LED停留在TIME\_SEC的數字。(建議使用擁用比較高counter resolution 的TIM2~TIM5 timer),請使用polling的方式取得 timer CNT register值並換算成時間顯示到7-SEG LED上。
- 0.01 ≤ TIME\_SEC ≤ 10000.00 (超過範圍請直接顯示0.00)
- 例如 TIME\_SEC 為12.7時的demo影片:https://goo.gl/F9hh35
- Note: 7-SEG LED驅動請利用之前Lab所實作的GPIO\_init()、max7219\_init()與Display ()函式呈現(須改成可呈現2個小數位)。

#### Lab5.2 Timer

```
main.c
#include "stm321476xx.h"
#define TIME SEC 12.70
extern void GPIO init();
extern void max7219 init();
extern void Display();
void Timer init( TIM TypeDef *timer)
   //TODO: Initialize timer
void Timer start(TIM TypeDef *timer) {
   //TODO: start timer and show the time on the 7-SEG LED.
int main()
  GPIO init();
  max7219 init();
  Timer init();
  Timer start();
  while(1)
     //TODO: Polling the timer count and do lab requirements
```

#### include header file

```
#include "stm321476xx.h"
#include "helper_functions.h"
#include "7seg.h"
#include "keypad.h"
#include "led_button.h"
#include "timer.h"
```

# 設定Pin角跟Timer

# 設定Pin角跟Timer

```
// Define pins for led (default use on-board led PA5)
#define LED_gpio GPIOA
#define LED_pin 5

// Define pins for button (default use on-board button PC13)
#define BUTTON_gpio GPIOC
#define BUTTON_pin 13

// Define Counter timer
#define COUNTER_timer TIM2
```

```
if(init_7seg(SEG_gpio, DIN_pin, CS_pin, CLK_pin) != 0){
   // Fail to init 7seg
   return -1;
                                                           七段顯示器參數
// Set Decode Mode to Code B decode mode
send 7seg(SEG gpio, DIN pin, CS pin, CLK pin, SEG ADDRESS DECODE MODE, 0xFF);
// Set Scan Limit to all digits
send_7seg(SEG_gpio, DIN_pin, CS_pin, CLK_pin, SEG_ADDRESS_SCAN_LIMIT, 0x07);
// Wakeup 7seg
send 7seg(SEG gpio, DIN pin, CS pin, CLK pin, SEG ADDRESS SHUTDOWN, 0x01);
// Clear the digits
for(int i=1;i<=8;i++){
   send_7seg(SEG_gpio, DIN_pin, CS_pin, CLK_pin, i, 15);
```

```
double TIME_SEC = 12.7;
// Check time bound
if(TIME_SEC < 0.0 || TIME_SEC > 10000.0){
   display_two_decimal(SEG_gpio, DIN_pin, CS_pin, CLK_pin, 0.0);
else{
    // Enable timer
                                              啟用Timer
   timer_enable(COUNTER_timer);
   // Init the timer
   timer_init(COUNTER_timer, 40000, 100); 世設定Timer參數
   // Start the timer
   timer_start(COUNTER_timer);
                                              啟用Counter
```

```
int sec=0, last=0;
while(1){
                                                 COUNTER_timer->CNT從
    if(last!=COUNTER_timer->CNT){
       if(COUNTER_timer->CNT==0){
                                                 0到99
           // One second has passed
           sec++;
       last = COUNTER_timer->CNT;
        double now_time = sec + COUNTER_timer->CNT/100.0;
       display_two_decimal(SEG_gpio, DIN_pin, CS_pin, CLK_pin, now_time);
        if(now time==TIME SEC){
           break;
timer_stop(COUNTER_timer);
```

## Init\_7seg

```
int init_7seg(GPIO_TypeDef* gpio, int DIN, int CS, int CLK){
    // Enable AHB2 Clock
    if(gpio==GPIOA){
        RCC->AHB2ENR |= RCC_AHB2ENR_GPIOAEN;
    else if(gpio==GPIOB){
        RCC->AHB2ENR |= RCC AHB2ENR GPIOBEN;
    else if(gpio==GPIOC){
        RCC->AHB2ENR |= RCC_AHB2ENR_GPIOCEN;
    else{
        // Error! Add other cases to suit other GPIO pins
        return -1;
```

### Init\_7seg

```
// Set GPIO pins to output mode (01)
// First Clear bits(&) then set bits(|)
gpio->MODER &= ~(0b11 << (2*DIN));</pre>
gpio->MODER |= (0b01 << (2*DIN));</pre>
gpio->MODER &= ~(0b11 << (2*CS));</pre>
gpio->MODER |= (0b01 << (2*CS));</pre>
gpio->MODER &= ~(0b11 << (2*CLK));</pre>
gpio->MODER |= (0b01 << (2*CLK));</pre>
// Close display test
send_7seg(gpio, DIN, CS, CLK, SEG_ADDRESS_DISPLAY_TEST, 0x00);
return 0;
```

## send\_7seg

```
void send_7seg(GPIO_TypeDef* gpio, int DIN, int CS, int CLK, int address, int data){
   // The payload to send
    int payload = ((address&0xFF)<<8)|(data&0xFF);</pre>
   // Start the sending cycles
   // 16 data-bits + 1 CS signal
    int total cycles = 16+1;
    for(int a=1;a<=total cycles;a++){</pre>
        // Reset CLK when enter
        reset gpio(gpio, CLK);
        // Set DIN according to data except for last cycle(CS)
        if(((payload>>(total cycles-1-a))&0x1) && a!=total cycles){
            set gpio(gpio, DIN);
        else{
            reset gpio(gpio, DIN);
```

## send\_7seg

```
// Set CS at last cycle
    if(a==total_cycles){
        set_gpio(gpio, CS);
    else{
        reset_gpio(gpio, CS);
    // Set CLK when leaving (7seg set data at rising edge)
    set_gpio(gpio, CLK);
return;
```

## display\_two\_decimal

```
int display_two_decimal(GPIO_TypeDef* gpio, int DIN, int CS, int CLK, double num){
    // Set two decimal points
    int dec_1=(int)(num*10)%10, dec_2=(int)(num*100)%10;
    send_7seg(gpio, DIN, CS, CLK, 2, dec_1);
    send_7seg(gpio, DIN, CS, CLK, 1, dec_2);

int number=num;
    // Set third digit, add a decimal dot
    send_7seg(gpio, DIN, CS, CLK, 3, 0x80+number%10);
    number = number/10;
```

# display\_two\_decimal

```
for(int i=4;i<=8;i++){</pre>
    if(number>0){
        send_7seg(gpio, DIN, CS, CLK, i, number%10);
        number = number/10;
    else{
        send_7seg(gpio, DIN, CS, CLK, i, 15);
return 0;
```

### timer\_enable

```
led button.c
main.c
                     le helper_functions.c
                                                       la timer.c
                              Bit definition for RCC APB1ENR1 register
11190 #define RCC_APB1ENR1_TIM2EN_Pos
                                                   (0U)
11191 #define RCC APB1ENR1 TIM2EN Msk
                                                  (0x1U << RCC APB1ENR1 TIM2EN Pos) /*!< 0x000000001 */
11192 #define RCC APB1ENR1 TIM2EN
                                                  RCC_APB1ENR1_TIM2EN_Msk
11193 #define RCC APB1ENR1 TIM3EN Pos
                                                   (10)
                                                  (0x1U << RCC_APB1ENR1_TIM3EN_Pos) /*!< 0x000000002 */
11194 #define RCC APB1ENR1 TIM3EN Msk
11195 #define RCC APB1ENR1 TIM3EN
                                                  RCC_APB1ENR1_TIM3EN_Msk
```

#### 6.4.19 APB1 peripheral clock enable register 1 (RCC\_APB1ENR1)

Address: 0x58

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access

| 31           | 30          | 29         | 28        | 27         | 26   | 25         | 24   | 23         | 22         | 21         | 20          | 19          | 18           | 17           | 16         |
|--------------|-------------|------------|-----------|------------|------|------------|------|------------|------------|------------|-------------|-------------|--------------|--------------|------------|
| LPTIM1<br>EN | OPAMP<br>EN | DAC1<br>EN | PWR<br>EN | Res.       | Res. | CAN1<br>EN | Res. | I2C3<br>EN | I2C2<br>EN | I2C1<br>EN | UART5<br>EN | UART4<br>EN | USART3<br>EN | USART2<br>EN | Res.       |
| rw           | ſW          | rw         | rw        |            |      | rw         |      | rw         | rw         | rw         | rw          | rw          | rw           | rw           |            |
| 15           | 14          | 13         | 12        | 11         | 10   | 9          | 8    | 7          | 6          | 5          | 4           | 3           | 2            | 1            | 0          |
| SPI3<br>EN   | SPI2<br>EN  | Res.       | Res.      | WWD<br>GEN | Res. | LCD<br>EN  | Res. | Res.       | Res.       | TIM7<br>EN | TIM6EN      | TIM5EN      | TIM4EN       | TIM3EN       | TIM2<br>EN |
| rw           | rw          |            |           | rs         |      | rw         |      |            |            | rw         | rw          | ΓW          | rw           | ſW           | rw         |

Bit 1 TIM3EN: TIM3 timer clock enable

Set and cleared by software.

0: TIM3 clock disabled

1: TIM3 clock enabled

Bit 0 TIM2EN: TIM2 timer clock enable

Set and cleared by software.

0: TIM2 clock disabled

1: TIM2 clock enabled

### timer\_init

PSC: prescale代表電腦跑幾次後才輸出一次counter

ARR: Auto-reload-register代表輸出多少counter後要reload

EGR: Update generation是否自動重新reload



#### 27.4.6 TIMx event generation register (TIMx\_EGR)

Address offset: 0x14

Reset value: 0x0000

| 15   | . 14 | 13   | . 12 | . 11 | 10   | . 9  | . 8  | /    | . 6 | . 5  | . 4  | 3    | . 2  | 1    | 0  |
|------|------|------|------|------|------|------|------|------|-----|------|------|------|------|------|----|
| Res. | TG  | Res. | CC4G | CC3G | CC2G | CC1G | UG |
|      |      |      |      |      |      |      |      |      | W   |      | W    | W    | W    | W    | W  |

#### Bit 0 **UG**: Update generation

This bit can be set by software, it is automatically cleared by hardware.

0: No action

1: Re-initialize the counter and generates an update of the registers. Note that the prescaler counter is cleared too (anyway the prescaler ratio is not affected). The counter is cleared if the center-aligned mode is selected or if DIR=0 (upcounting), else it takes the auto-reload value (TIMx\_ARR) if DIR=1 (downcounting).

#### 26.4.11 TIM1/TIM8 prescaler (TIMx\_PSC)

Address offset: 0x28

Reset value: 0x0000

| 15 | 14        | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|-----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|    | PSC[15:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| rw | rw        | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |

#### Bits 15:0 PSC[15:0]: Prescaler value

The counter clock frequency (CK\_CNT) is equal to  $f_{CK-PSC}$  / (PSC[15:0] + 1).

PSC contains the value to be loaded in the active prescaler register at each update event (including when the counter is cleared through UG bit of TIMx\_EGR register or through trigger controller when configured in "reset mode").

#### 26.4.12 TIM1/TIM8 auto-reload register (TIMx\_ARR)

Address offset: 0x2C

Reset value: 0xFFFF

| 15 | 14        | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|----|-----------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
|    | ARR[15:0] |    |    |    |    |    |    |    |    |    |    |    |    |    |    |
| rw | rw        | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |

Bits 15:0 ARR[15:0]: Prescaler value

ARR is the value to be loaded in the actual auto-reload register.

Refer to the Section 26.3.1: Time-base unit on page 755 for more details about ARR update and behavior.

The counter is blocked while the auto-reload value is null.

### timer\_start

```
void timer_start(TIM_TypeDef *timer){
   timer->CR1 |= TIM_CR1_CEN;
}
```

### timer\_stop

```
void timer_stop(TIM_TypeDef *timer){
   timer->CR1 &= ~TIM_CR1_CEN;
}
```

#### 26.4.1 TIM1/TIM8 control register 1 (TIMx\_CR1)

Address offset: 0x00

Reset value: 0x0000

| 15   | 14   | 13   | 12   | 11           | 10   | 9   | 8        | 7  | 6        | 5  | 4   | 3   | 2   | 1    | 0   |
|------|------|------|------|--------------|------|-----|----------|----|----------|----|-----|-----|-----|------|-----|
| Res. | Res. | Res. | Res. | UIFRE<br>MAP | Res. | CKD | CKD[1:0] |    | CMS[1:0] |    | DIR | ОРМ | URS | UDIS | CEN |
|      |      |      |      | rw           |      | ſW  | rw       | rw | ſW       | ſW | rw  | rw  | rw  | rw   | rw  |

Bit 0 CEN: Counter enable

0: Counter disabled

1: Counter enabled

# TIM\_TypeDef

```
main.c
          helper functions.c
                              le timer.c
                                         led button.c
                                                        in stm32l476xx.h ⋈ is startup stm32.s
                                                                                           © 0x8001100
  915 typedef struct
  916 {
         __IO uint32_t CR1;
                                                                                    Address offset: 0x00 */
  917
                                    /*!< TIM control register 1,
  918
          IO uint32 t CR2;
                                    /*!< TIM control register 2,
                                                                                    Address offset: 0x04 */
  919
          IO uint32 t SMCR;
                                    /*!< TIM slave mode control register,
                                                                                    Address offset: 0x08 */
                                    /*!< TIM DMA/interrupt enable register,
                                                                                    Address offset: 0x0C */
  920
         IO uint32 t DIER;
  921
         IO uint32 t SR;
                                    /*!< TIM status register,
                                                                                    Address offset: 0x10 */
                                    /*!< TIM event generation register,</pre>
  922
         IO uint32 t EGR;
                                                                                    Address offset: 0x14 */
  923
         IO uint32 t CCMR1;
                                    /*!< TIM capture/compare mode register 1,
                                                                                    Address offset: 0x18 */
  924
        IO uint32 t CCMR2;
                                    /*!< TIM capture/compare mode register 2,
                                                                                    Address offset: 0x1C */
        __IO uint32_t CCER;
                                    /*!< TIM capture/compare enable register,
                                                                                    Address offset: 0x20 */
  925
        __IO uint32_t CNT;
                                                                                    Address offset: 0x24 */
  926
                                    /*!< TIM counter register,
        __IO uint32_t PSC;
  927
                                    /*!< TIM prescaler,
                                                                                    Address offset: 0x28 */
        __IO uint32 t ARR;
  928
                                    /*!< TIM auto-reload register,
                                                                                    Address offset: 0x2C */
         __IO uint32_t RCR;
                                                                                    Address offset: 0x30 */
  929
                                    /*!< TIM repetition counter register,
  930
         IO uint32 t CCR1;
                                    /*!< TIM capture/compare register 1,
                                                                                    Address offset: 0x34 */
                                                                                    Address offset: 0x38 */
  931
         IO uint32 t CCR2;
                                    /*!< TIM capture/compare register 2,
                                                                                    Address offset: 0x3C */
  932
         IO uint32 t CCR3;
                                    /*!< TIM capture/compare register 3,
  933
         IO uint32 t CCR4;
                                    /*!< TIM capture/compare register 4,
                                                                                    Address offset: 0x40 */
                                    /*!< TIM break and dead-time register,
  934
         IO uint32 t BDTR;
                                                                                    Address offset: 0x44 */
  935
         IO uint32 t DCR;
                                    /*!< TIM DMA control register,
                                                                                    Address offset: 0x48 */
  936
         IO uint32 t DMAR;
                                    /*!< TIM DMA address for full transfer,
                                                                                    Address offset: 0x4C */
        __IO uint32_t OR1;
                                    /*!< TIM option register 1,
                                                                                    Address offset: 0x50 */
  937
        __IO uint32_t CCMR3;
  938
                                    /*!< TIM capture/compare mode register 3,
                                                                                    Address offset: 0x54 */
         __IO uint32_t CCR5;
  939
                                    /*!< TIM capture/compare register5,
                                                                                    Address offset: 0x58 */
  940
         IO uint32 t CCR6;
                                    /*!< TIM capture/compare register6,
                                                                                    Address offset: 0x5C */
                                    /*!< TIM option register 2,
                                                                                    Address offset: 0x60 */
  941
          IO uint32 t OR2;
          IO uint32 t OR3;
                                    /*!< TIM option register 3,
                                                                                    Address offset: 0x64 */
  942
  943 } TIM TypeDef;
```

# Lab5.3 Music keypad(35%)

### include header file

```
#include "stm321476xx.h"
#include "helper_functions.h"
#include "7seg.h"
#include "keypad.h"
#include "led_button.h"
#include "timer.h"
```

# 設定Pin角跟Timer

# 設定Pin角跟Timer

```
// Define pins for led (default use on-board led PA5)
#define LED_gpio GPIOA
#define LED_pin 5

// Define pins for button (default use on-board button PC13)
#define BUTTON_gpio GPIOC
#define BUTTON_pin 13

// Define Counter timer
#define COUNTER_timer TIM2
```

#### main

```
FPU init();
if(init button(BUTTON gpio, BUTTON pin) != 0){
        // Fail to init button
        return -1;
// Used to indicate led state: un-lit(0) or lit(1)
    int state=0;
    // button press cycle per second (How many button press segments in a second)
    int button_press_cycle_per_second = 20;
    // Use to state how many cycles to check per button_press_cycle
    int debounce cycles = 50;
    // Use to state the threshold when we consider a button press
    int debounce threshold = debounce cycles*0.7;
    // Used to implement negative edge trigger 0=not-presses 1=pressed
    int last button state=0;
```

### main

```
// Change PAO to AF mode - use for PWM
GPIO_init_AF();

// Enable timer
timer_enable(TIM2);

// Init the timer
timer_init(TIM2, 1, 20);

PWM_channel_init();

timer_start(TIM2);

#Timer的counter的動
```

### main

• 接下來的while loop就交給你們寫了

# FPU\_init

```
void FPU_init(){
    // Setup FPU
    SCB->CPACR |= (0xF << 20);
    __DSB();
    __ISB();
}</pre>
```

## init button

```
int init_button(GPIO_TypeDef* gpio, int button_pin){
    // Enable AHB2 Clock
    if(gpio==GPIOC){
        RCC->AHB2ENR |= RCC_AHB2ENR_GPIOCEN;
    else{
        // Error! Add other cases to suit other GPIO pins
        return -1;
    // Set GPIO pins to input mode (00)
    // First Clear bits(&) then set bits(|)
    gpio->MODER &= ~(0b11 << (2*button_pin));</pre>
    gpio->MODER |= (0b00 << (2*button_pin));</pre>
    return 0;
```

# GPIO\_init\_AF()

## timer\_enable

```
void timer_enable(TIM_TypeDef *timer){
   if(timer==TIM2){
      RCC->APB1ENR1 |= RCC_APB1ENR1_TIM2EN;
   }
   else if(timer==TIM3){
      RCC->APB1ENR1 |= RCC_APB1ENR1_TIM3EN;
   }
}
```

## timer\_init

PSC:counter多久數一次

ARR:屬到多少要reload

EGR:自動reinitialize counter

## PWM\_channel\_init

```
void PWM_channel_init(){
   // p.883 915 920 924
   // PA0 for PWM
   // PWM mode 1
                                                         Output 設成PWM
   TIM2->CCMR1 &= ~TIM_CCMR1_OC1M_Msk;
   TIM2->CCMR1 |= (6 << TIM_CCMR1_OC1M_Pos);//?
                                                         mode 1
   // OCPreload Enable
                                                         CCR1 enable
   TIM2->CCMR1 &= ~TIM_CCMR1_OC1PE_Msk;
   TIM2->CCMR1 |= (1 << TIM CCMR1 OC1PE Pos);
   // Active high for channel 1 polarity
                                                         把channel 1設為 active
   TIM2->CCER &= ~TIM_CCER_CC1P_Msk;
                                                         high
   TIM2->CCER = (0 << TIM_CCER_CC1P_Pos);
   // Enable for channel 1 output
   TIM2->CCER &= ~TIM CCER CC1E Msk;
                                                         把channel 1 enable
   TIM2->CCER |= (1 << TIM_CCER_CC1E_Pos);
   // Set Compare Register
                                                         決定 duty cycle
   TIM2 - > CCR1 = 10;
   // Set PreScaler
                                                         決定 frequency
   TIM2->PSC = 0;
```

## timer\_start

```
void timer_start(TIM_TypeDef *timer){
    timer->CR1 |= TIM_CR1_CEN;
}
```